DocumentCode :
2801071
Title :
I/O translation circuits for a systolic RNS matrix multiplier
Author :
Chard, Gary F. ; Leung, Yu-Ying J.
Author_Institution :
Compaq Comput. Corp., Houston, TX, USA
fYear :
1990
fDate :
12-14 Aug 1990
Firstpage :
385
Abstract :
I/O translation circuits designed for a special purpose array processor for fast matrix multiplication based on RNS are presented. The design approaches are pipelining, regularity and repeatedly using circuit blocks found inside the systolic cells, and thus reducing the design time and maximizing the performance. The mathematical operations of addition and multiplication are simpler than residue division and sign determination. The matrix multiplication algorithm is an ideal candidate, since it only requires multiplication and addition. This design methodology also achieves a higher chip density
Keywords :
VLSI; digital arithmetic; integrated logic circuits; multiplying circuits; pipeline processing; systolic arrays; I/O translation circuits; addition; array processor; design methodology; fast matrix multiplication; pipelining; residue number system; systolic RNS matrix multiplier; Algorithm design and analysis; Circuits; Computer applications; Concurrent computing; Digital systems; Instruments; Pipeline processing; Signal processing algorithms; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1990., Proceedings of the 33rd Midwest Symposium on
Conference_Location :
Calgary, Alta.
Print_ISBN :
0-7803-0081-5
Type :
conf
DOI :
10.1109/MWSCAS.1990.140734
Filename :
140734
Link To Document :
بازگشت