DocumentCode :
280129
Title :
Systolic array architectures for parameterised multiplexed IIR filters
Author :
Woods, R.F. ; McGovern, B.P. ; McCanny, J.V.
Author_Institution :
Inst. of Adv. Microelectron., Queens Univ. of Belfast, UK
fYear :
1990
fDate :
33024
Firstpage :
42430
Lastpage :
42434
Abstract :
This paper concentrates on a systematic method for the design of high performance multiplexed IIR filters. Two multiply and accumulate structures are identified based on shift-and-add and carry-save data organisations which can be used as building blocks in the design of IIR filters. By replacing the word level multiply and accumulate units in word level systolic structures with their equivalent bit level circuits and introducing latches to ensure correct timing, numerous architectures can be designed that process multiplexed data directly without any additional circuit overhead
Keywords :
cellular arrays; digital filters; parallel architectures; accumulate structures; bit level circuits; building blocks; carry-save data organisations; latches; multiplexed data; parameterised multiplexed IIR filters; shift-and-add; systematic method; timing;
fLanguage :
English
Publisher :
iet
Conference_Titel :
VLSI Signal Processing Architectures, IEE Colloquium on
Conference_Location :
London
Type :
conf
Filename :
190291
Link To Document :
بازگشت