DocumentCode :
2801363
Title :
An escape routing framework for dense boards with high-speed design constraints
Author :
Ozdal, Muhammet Mustafa ; Wong, Martin D F ; Honsinger, Philip S.
Author_Institution :
Intel Corp., Hillsboro, OR, USA
fYear :
2005
fDate :
6-10 Nov. 2005
Firstpage :
759
Lastpage :
766
Abstract :
Shrinking transistor sizes, increasing circuit complexities, and high clock frequencies bring new board routing challenges that cannot be handled effectively by traditional routing algorithms. Many high-end designs in the industry today require manual routing efforts, which increases the design cycle times considerably. In this paper, we propose an escape routing algorithm to route nets within multiple dense components simultaneously so that the number of crossings in the intermediate area is minimized. We also show how to handle high-speed design constraints within the framework of this algorithm. Experimental comparisons with a recently proposed algorithm (Ozdal and Wong, 2004) show that our algorithm reduces the via requirements of industrial test cases on average by 39%.
Keywords :
integrated circuit design; integrated circuit layout; board routing; circuit complexity; dense boards; escape routing framework; high clock frequency; transistor size; Algorithm design and analysis; Circuit testing; Clocks; Complexity theory; Frequency; Manufacturing; Microelectronics; Pins; Routing; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2005. ICCAD-2005. IEEE/ACM International Conference on
Print_ISBN :
0-7803-9254-X
Type :
conf
DOI :
10.1109/ICCAD.2005.1560166
Filename :
1560166
Link To Document :
بازگشت