DocumentCode :
2801860
Title :
A sliding window scheme for accurate clock mesh analysis
Author :
Chen, H. ; Yeh, C. ; Wilke, G. ; Reddy, S. ; Nguyen, H. ; Walker, W. ; Murgai, R.
Author_Institution :
UC San Diego, CA, USA
fYear :
2005
fDate :
6-10 Nov. 2005
Firstpage :
939
Lastpage :
946
Abstract :
Mesh architectures are used for distributing critical global signals on a chip such as clock and power/ground. The inherent redundancy created by loops present in the mesh smooths out undesirable variations between signal nodes spatially distributed over the chip. However, one outstanding problem with mesh architectures is the difficulty in analyzing them with sufficient accuracy. In this paper, we present a new sliding window-based scheme to analyze the latency in clock meshes. We show that for small meshes, our scheme comes within 1% of the SPICE simulation of the complete mesh with respect to clock latency. Our scheme is ideally suited for distributed- or grid-computing. We show large design instances where SPICE could not finish, whereas our scheme could complete the analysis in less than 2 hours.
Keywords :
circuit analysis computing; clocks; mesh generation; SPICE simulation; clock latency; clock mesh analysis; critical global signal distribution; distributed computing; grid computing; mesh architectures; power ground; signal nodes distribution; sliding window scheme; Circuit simulation; Clocks; Delay; Flip-flops; Laboratories; Process design; SPICE; Signal analysis; Signal design; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2005. ICCAD-2005. IEEE/ACM International Conference on
Print_ISBN :
0-7803-9254-X
Type :
conf
DOI :
10.1109/ICCAD.2005.1560197
Filename :
1560197
Link To Document :
بازگشت