DocumentCode :
2802042
Title :
Memory access optimization of dynamic binary translation for reconfigurable architectures
Author :
Oh, Se Jong ; Kim, Tag Gon
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., South Korea
fYear :
2005
fDate :
6-10 Nov. 2005
Firstpage :
1014
Lastpage :
1020
Abstract :
Recently, reconfigurable architectures, which outperform DSP processors, have become important. Although many compilers have been developed on a source-level, there are several practical benefits to translating the binary targeted to popular processors onto reconfigurable architectures. However, the translated code could be less optimized. In particular, it is difficult to optimize memory accesses on a binary to exploit pipeline parallelism. This paper introduces dynamic binary translation and memory access optimization to overcome the limitations of static binary translation for reconfigurable architecture. The experimental results show a promising speedup up to 3.02 compared with the code whose memory accesses is not optimized in the pipeline fashion.
Keywords :
binary codes; memory architecture; program interpreters; reconfigurable architectures; storage management; dynamic binary translation; memory access optimization; reconfigurable architecture; Application software; Embedded software; Hardware; Logic testing; Pipelines; Reconfigurable architectures; Runtime; Software testing; System testing; Virtual machining;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2005. ICCAD-2005. IEEE/ACM International Conference on
Print_ISBN :
0-7803-9254-X
Type :
conf
DOI :
10.1109/ICCAD.2005.1560210
Filename :
1560210
Link To Document :
بازگشت