DocumentCode :
280228
Title :
Device modelling and design techniques for analogue SOS circuits
Author :
Redman-White, W. ; Howes, R. ; Nichols, K.G. ; Murray, S.J. ; Lucas, R. ; Mole, P.J.
Author_Institution :
Dept. of Electron. & Comput. Sci., Southampton Univ., UK
fYear :
1990
fDate :
33042
Firstpage :
42583
Lastpage :
42587
Abstract :
Silicon-on-sapphire (SOS) has become a popular technology for the implementation of digital integrated circuits for use in radiation environments. The reason for this is the complete isolation of devices by the insulating substrate, which ensures latch-up immunity under transient irradiation. An additional benefit is the very low parasitic capacitances which bestow good circuit speed. For analogue applications, the use of dielectrically isolated structures, which includes emerging silicon-on-insulator (SOI) technologies, opens up the possibility of incorporating MOS and bipolar devices on the same substrate, and offers higher design flexibility. Also, high quality polysilicon-oxide-diffusion capacitors can be made without the pn-junction parasitics found in equivalent bulk CMOS structures. The design of analogue circuits in SOS presents a number of problems, however, which have to be overcome if good analogue performance is to be achieved both in the absence of and during irradiation
Keywords :
analogue circuits; field effect integrated circuits; semiconductor device models; analogue SOS circuits; analogue performance; design flexibility; dielectrically isolated structures; latch-up immunity; parasitic capacitances; pn-junction parasitics; polysilicon-oxide-diffusion capacitors; transient irradiation;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Analogue IC Design: Obstacles and Opportunities, IEE Colloquium on
Conference_Location :
London
Type :
conf
Filename :
190431
Link To Document :
بازگشت