DocumentCode :
2802434
Title :
Analysis of thermal vias in high density interconnect technology
Author :
Lee, S. ; Lemczyk, T.F. ; Yovanovich, M.M.
Author_Institution :
Dept. of Mech. Eng., Waterloo Univ., Ont., Canada
fYear :
1992
fDate :
3-5 Feb 1992
Firstpage :
55
Lastpage :
61
Abstract :
An analytical approach is presented for the thermal modeling of via networks used in removing heat from chips in high density multichip module designs. The thermal resistances of the components making up a typical via network cell are accurately determined by closed form expressions. The complete thermal resistance between the die and substrate can be determined by constructing the unit cells in a combination of series and parallel paths, allowing for the thermal spreading effect through the via network, and the epoxy and planarizing layer thermal resistances. Computed predictions are compared with numerical and experimental results, and good agreement was achieved by using this accurate and simple methodology
Keywords :
modules; packaging; thermal analysis; thermal resistance; epoxy layer; heat removal; high density interconnect technology; multichip module designs; parallel paths; planarizing layer; series path; thermal modeling; thermal resistances; thermal spreading effect; thermal vias; via networks; Cooling; Heat engines; Heat sinks; Integrated circuit interconnections; Packaging; Routing; Surface resistance; Thermal conductivity; Thermal engineering; Thermal resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Thermal Measurement and Management Symposium, 1992. SEMI-THERM VIII., Eighth Annual IEEE
Conference_Location :
Austin, TX
Print_ISBN :
0-7803-0500-0
Type :
conf
DOI :
10.1109/STHERM.1992.172851
Filename :
172851
Link To Document :
بازگشت