Title :
Low power decimation filter design for Δ-Σ converters
Author :
Liu, Chia-Ming ; Lim, Soon Guan ; Hutchens, Chris
Author_Institution :
Adv. Analog VLSI Design Center, Oklahoma State Univ., Stillwater, OK, USA
Abstract :
This paper reports on a new low power implementation of a decimation filter with a two-path architecture. The filter reduces the power consumption by better than 50% over previous work. Instead of decimating data after filtering, the reported technique performs data division on the front end. As a result of the two-path architecture, the adder clocking as well as the number of additions is reduced. As a result of the reduction in the number of additions, overall power efficiency is increased by a factor of two. Moreover, the presented two-path filter has greater attenuation and a narrower transition band than an equivalent implementation of a sine filter, The elemental filter blocks were submitted for fabrication in IBM´s 0.1 um thin film SOI CMOS process for delay power evaluation
Keywords :
CMOS digital integrated circuits; adders; delta-sigma modulation; digital filters; digital signal processing chips; power consumption; 0.1 mum; IBM; adder clocking; data division; delay power evaluation; low-power decimation filter; power consumption; sigma delta converters; thin film SOI CMOS process; transition band; two-path architecture; Computer architecture; Convolution; Costs; Finite impulse response filter; Frequency estimation; Low power electronics; Multiplexing; Power dissipation; Power filters; Quantization;
Conference_Titel :
Wireless Communications and Systems, 2000. 1999 Emerging Technologies Symposium
Conference_Location :
Richardson, TX
Print_ISBN :
0-7803-5554-7
DOI :
10.1109/ETWCS.1999.897309