Title :
Automatic SoC Level Test Path Synthesis Based on Partial Functional Models
Author :
Tsertov, Anton ; Ubar, Raimund ; Jutman, Artur ; Devadze, Sergei
Author_Institution :
Dept. of Comput. Eng., Tallinn Univ. of Technol., Tallinn, Estonia
Abstract :
While system level test was a topic of extremely high interest during the last decades, the cost of the test program development was continuously growing. The restricted capabilities of Boundary Scan (BS) with respect of such modern challenges as dynamic (timing-accurate), at-speed and high speed testing as well as in-system diagnosis of functional failures create considerable troubles for test engineers in production environments. In this paper, we propose a general modeling methodology for automatic test path synthesis for microprocessor SoC-based systems, that drastically reduces the cost of the test program. The new automation methodology forms a complementary solution to traditional boundary scan by overcoming its weaknesses at no investment into system design process.
Keywords :
automatic test equipment; boundary scan testing; system-on-chip; at-speed testing; automatic SoC level test path synthesis; boundary scan; functional failures; high speed testing; in-system diagnosis; microprocessor SoC-based systems; partial functional models; system-on-chip; test program development; Automation; Documentation; Manuals; Process control; Registers; System-on-a-chip; Testing; JTAG; PCBA component modeling; decision diagrams; processor-centric board test; test path synthesis;
Conference_Titel :
Test Symposium (ATS), 2011 20th Asian
Conference_Location :
New Delhi
Print_ISBN :
978-1-4577-1984-4
DOI :
10.1109/ATS.2011.79