DocumentCode :
2803136
Title :
A Boundary Scan Circuit with Time-to-Digital Converter for Delay Testing
Author :
Yotsuyanagi, Hiroyuki ; Makimoto, Hiroyuki ; Hashizume, Masaki
Author_Institution :
Dept. of Inf. Solution, Univ. of Tokushima, Tokushima, Japan
fYear :
2011
fDate :
20-23 Nov. 2011
Firstpage :
539
Lastpage :
544
Abstract :
This paper presents a design-for-testability method for detecting delay faults. In order to observe the effect of small delay defects, we present modified boundary scan cells in which a time-to-digital converter (TDC) is embedded. In our boundary scan cells, flip-flops are utilized for both making a scan path and capturing circuit response. The architecture of the boundary scan design is proposed to detect delay from the other cores or chips or its interconnects. The basic operation of the design is evaluated by simulation and by experimental ICs. Experimental results show that the measurement of the transition delay can be achieved by the boundary scan design with the time-to-digital converter.
Keywords :
boundary scan testing; design for testability; flip-flops; time-digital conversion; boundary scan circuit; delay testing; design-for-testability method; flip-flops; time-to-digital converter; Circuit faults; Clocks; Delay; Delay lines; Integrated circuit modeling; Logic gates; Semiconductor device measurement; boundary scan; delay testing; time-to-digital converter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2011 20th Asian
Conference_Location :
New Delhi
ISSN :
1081-7735
Print_ISBN :
978-1-4577-1984-4
Type :
conf
DOI :
10.1109/ATS.2011.63
Filename :
6114731
Link To Document :
بازگشت