DocumentCode :
2806865
Title :
Automatic Feedback Control of Shared Hybrid Caches in 3D Chip Multiprocessors
Author :
Sharifi, Akbar ; Kandemir, Mahmut
Author_Institution :
Pennsylvania State Univ., University Park, PA, USA
fYear :
2011
fDate :
9-11 Feb. 2011
Firstpage :
393
Lastpage :
400
Abstract :
3D integration enables building caches from different types of technologies such as SRAM, Magnetic RAM (MRAM), DRAM, and Phase-change RAM (PRAM). Hybrid cache architectures (HCAs) have been proposed to take advantage of the benefits offered by these types of technologies. Employing this novel cache architecture to build shared caches in chip multiprocessors (CMPs) can lead to significant performance and power consumption improvements. In this paper, we focus on a 3D CMP design in which the shared last level L2 cache is composed of an MRAM layer and an SRAM layer stacked upon the processing cores and present a control theory centric approach designed to partition this shared hybrid L2 cache space dynamically among concurrently running applications in order to satisfy the application-level performance QoS targets. At each time interval, the two layers of the hybrid L2 cache are partitioned, based on the cache demands made by the controllers of the applications, to satisfy the specified performance targets. We evaluate our feedback control based scheme using various workloads. Our experimental evaluation shows that the proposed scheme is able to satisfy the specified performance QoS in most of the tested cases, by partitioning the hybrid cache space of the 3D CMP among co-runner applications.
Keywords :
DRAM chips; MRAM devices; SRAM chips; cache storage; feedback; microprocessor chips; multiprocessing systems; quality of service; 3D chip multiprocessors; DRAM; L2 cache; SRAM; automatic feedback control; corunner applications; magnetic RAM; performance QoS; phase change RAM; shared hybrid caches; Aerospace electronics; Equations; Feedback control; Mathematical model; Quality of service; Random access memory; Three dimensional displays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel, Distributed and Network-Based Processing (PDP), 2011 19th Euromicro International Conference on
Conference_Location :
Ayia Napa
ISSN :
1066-6192
Print_ISBN :
978-1-4244-9682-2
Type :
conf
DOI :
10.1109/PDP.2011.83
Filename :
5739025
Link To Document :
بازگشت