DocumentCode :
2811076
Title :
Hierarchical buffer management for ATM switches
Author :
Rananand, Nol
Author_Institution :
COMSAT Labs., Clarksburg, MD, USA
Volume :
3
fYear :
1999
fDate :
1999
Firstpage :
1484
Abstract :
We present the design of a buffer management scheme for an ATM switch with a shared buffer, when the buffer is logically organized into multiple buffer levels. Conventional schemes statically allocate buffer space in each buffer level through the use of buffer thresholds. Although very simple, these static thresholds are often determined using heuristics and cannot adapt to changing traffic conditions. The latter could result in unnecessary cells dropped which leads to poor switch performance. Our scheme adapts to changing load conditions and dynamically allocates buffer space in all buffer levels in a recursive fashion. Simulation results, which compare performance of our scheme with the fair buffer allocation (FBA) scheme, are presented
Keywords :
asynchronous transfer mode; buffer storage; telecommunication network management; telecommunication traffic; ATM switches; changing traffic conditions; design; hierarchical buffer management; load conditions; multiple buffer level; shared buffer; switch performance; Asynchronous transfer mode; Buffer storage; Laboratories; Quality management; Quality of service; Switches; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, 1999. ICC '99. 1999 IEEE International Conference on
Conference_Location :
Vancouver, BC
Print_ISBN :
0-7803-5284-X
Type :
conf
DOI :
10.1109/ICC.1999.765459
Filename :
765459
Link To Document :
بازگشت