DocumentCode :
2811195
Title :
An ATE architecture for implementing very high efficiency concurrent testing
Author :
Nakajima, T. ; Yaguchi, Toshiyuki ; Sugimura, H.
Author_Institution :
Advantest Corp., Gunma, Japan
fYear :
2012
fDate :
5-8 Nov. 2012
Firstpage :
1
Lastpage :
10
Abstract :
With the spread of SOC and SIP devices, the independence of IP core operations inside devices have recently been increasing, and there has been growing demand for concurrent testing. In this paper, we propose an Automatic Test Equipment (ATE) architecture that implements concurrent testing with true parallel execution. This architecture makes concurrent testing easy to develop and achieves very high concurrent efficiency. It also exhibits very high multi-site efficiency when used in combination with multi-site testing. It is therefore expected to substantially reduce the Cost of Test (CoT). To confirm these effects, we present experimental results using four mixed-signal devices in both multi-site testing and concurrent testing. We also discuss some applications of the proposed scheme.
Keywords :
automatic test pattern generation; integrated circuit testing; microprocessor chips; system-on-chip; ATE architecture; CoT; IP core; SIP devices; SoC devices; automatic test equipment architecture; concurrent testing; cost of test; multisite testing; true parallel execution; very high efficiency concurrent testing; Hardware; Instruction sets; Merging; Testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2012 IEEE International
Conference_Location :
Anaheim, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4673-1594-4
Type :
conf
DOI :
10.1109/TEST.2012.6401551
Filename :
6401551
Link To Document :
بازگشت