Title :
Using the Cell Processor As a Network Assist to Minimize Latency
Author :
Khunjush, Farshad ; Dimopoulos, Nikitas J.
Author_Institution :
Univ. of Victoria, Victoria
Abstract :
The main contributors to message delivery latency in message passing environments are the copying operations needed to transfer and bind a received message to the consuming process/thread. A significant portion of the software communication overhead is attributed to message copying. Recently, a set of factors, such as poor performance/power efficiency and limited design scalability in monolithic designs, has been leading high-performance processor architectures toward designs that feature multiple processing cores on a single chip (a.k.a. CMP). In this work we study and quantify the latency of different techniques to facilitate the receiving and binding the arrived data in message passing applications running on a cell processor, which is an asymmetric chip-multiprocessors.
Keywords :
cache storage; message passing; multiprocessing systems; multiprocessor interconnection networks; asymmetric chip-multiprocessor; cell processor; design scalability; high-performance processor architecture; latency minimization; message copying; message delivery latency; message passing environment; message transfer; monolithic design; multiple processing core; network assistance; power efficiency; software communication overhead; Bandwidth; Computational modeling; Computer architecture; Delay; High performance computing; Message passing; Process design; Scalability; TCPIP; Yarn;
Conference_Titel :
Electrical and Computer Engineering, 2007. CCECE 2007. Canadian Conference on
Conference_Location :
Vancouver, BC
Print_ISBN :
1-4244-1020-7
Electronic_ISBN :
0840-7789
DOI :
10.1109/CCECE.2007.239