DocumentCode :
2813333
Title :
Multi-Rate High-Throughput LDPC Decoder: Tradeoff Analysis Between Decoding Throughput and Area
Author :
Radosavljevic, Predrag ; de Baynast, A. ; Karkooti, Marjan ; Cavallaro, Joseph R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Rice Univ., Houston, TX
fYear :
2006
fDate :
11-14 Sept. 2006
Firstpage :
1
Lastpage :
5
Abstract :
In order to achieve high decoding throughput (hundreds of MBits/sec and above) for multiple code rates and moderate codeword lengths, several LDPC decoder solutions with different levels of processing parallelism are possible. Selection between these solutions is based on a threefold criterion: hardware complexity, decoding throughput, and error-correcting performance. In this work, we determine the multi-rate LDPC decoder architecture with the best tradeoff in terms of area cost, error-correcting performance, and decoding throughput. The prototype architecture of this decoder is implemented on an FPGA
Keywords :
decoding; error correction codes; field programmable gate arrays; parallel processing; parity check codes; FPGA; codeword lengths; decoding throughput; error-correcting performance; hardware complexity; multirate high-throughput LDPC decoder; processing parallelism; tradeoff analysis; Belief propagation; Costs; Decoding; Field programmable gate arrays; Hardware; Parallel processing; Parity check codes; Phase change materials; Prototypes; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Personal, Indoor and Mobile Radio Communications, 2006 IEEE 17th International Symposium on
Conference_Location :
Helsinki
Print_ISBN :
1-4244-0329-4
Electronic_ISBN :
1-4244-0330-8
Type :
conf
DOI :
10.1109/PIMRC.2006.254392
Filename :
4022590
Link To Document :
بازگشت