DocumentCode :
2814307
Title :
A Novel Chaos-Based Transceiver Solution with High Data Rate Capability
Author :
Majumdar, D. ; Leung, H. ; Maundy, B.J.
Author_Institution :
Calgary Univ., Calgary
fYear :
2007
fDate :
22-26 April 2007
Firstpage :
1539
Lastpage :
1542
Abstract :
In recent years, chaos-based spread spectrum systems have earned popularity due to the inherent properties of chaos signals; the primary aim of ongoing research being to develop low cost/power solutions with acceptable performance. Although systems proposed to date provide inexpensive solutions, most of the practical implementations fail to support high data-rates. The baseband chaos-based systems implemented to date have offered data-rates in the order of kbps (maximum data-rate -224 kbps). This paper presents a novel design of a chaos-based transceiver architecture with high data-rate capability based on ergodic theory of chaos. The proposed design, coded in VHDL and simulated with Quartus-II is synthesized using Altera Stratix FPGA. Post-synthesis simulation shows that the designed transceiver can be clocked at a maximum frequency of 180.12 MHz, thus, supporting data rates of about 15.01 Mbps. Power consumption of complete transceiver is about 1.284 W, with a power efficiency of 7.704 mW/MS/s.
Keywords :
chaotic communication; hardware description languages; spread spectrum communication; transceivers; Altera Stratix FPGA; Quartus-II; VHDL code; bit rate 15.01 Mbit/s; chaos-based spread spectrum systems; chaos-based transceiver; frequency 180.12 MHz; power 1.284 W; Bifurcation; Chaos; Costs; Demodulation; Drives; Energy consumption; Spread spectrum communication; System performance; Transceivers; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2007. CCECE 2007. Canadian Conference on
Conference_Location :
Vancouver, BC
ISSN :
0840-7789
Print_ISBN :
1-4244-1020-7
Electronic_ISBN :
0840-7789
Type :
conf
DOI :
10.1109/CCECE.2007.383
Filename :
4233042
Link To Document :
بازگشت