DocumentCode :
2814794
Title :
The effective buffer architecture for data link layer of PCI express
Author :
Hyun, Eugin ; Seong, Kwang-Su
Author_Institution :
Dept. of Electron. Eng., Yeungnam Univ., South Korea
Volume :
1
fYear :
2004
fDate :
5-7 April 2004
Firstpage :
809
Abstract :
In this paper, we propose an efficient buffer management scheme to increase performance of the PCI express architecture. It is necessary for the several buffers such as replay buffer in virtual channel and traffic class buffers to implement the PCI express architecture. The proposed scheme merges the buffers into only one buffer and dynamically adjusts size of the replay buffer space and traffic class buffers space to effectively support the ordering requirements of the PCI express. The simulation result shows 30% performance improvement over the conventional scheme that uses separated buffers.
Keywords :
buffer storage; computer architecture; system buses; PCI express; buffer architecture; buffer management; data link layer; traffic class buffer; virtual channel; Bandwidth; Computer architecture; Frequency; Laboratories; Physical layer; Switches; Traffic control; Transmitters; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Technology: Coding and Computing, 2004. Proceedings. ITCC 2004. International Conference on
Print_ISBN :
0-7695-2108-8
Type :
conf
DOI :
10.1109/ITCC.2004.1286569
Filename :
1286569
Link To Document :
بازگشت