DocumentCode :
281490
Title :
Architectures and algorithms for decoding multi-dimensional lattice codes
Author :
Burr, A.G. ; Taylor, R.W.
Author_Institution :
York Univ., UK
fYear :
1989
fDate :
32540
Firstpage :
42430
Lastpage :
42433
Abstract :
The idea of using parallel processors and other hardware architectures for lattice decoding is suggested, and a novel approach is proposed that could provide the basis of a hardware architecture for decoding such codes. Decoders based on this approach could in principle operate at very high rates, limited only by access time of the memories used. Data rates in excess of 1 Gbit/s should be possible. Such decoding rates could bring the advantages of lattice coding to applications, such as microwave telecommunication links, that require very high data rates
Keywords :
codes; decoding; algorithms; decoding; hardware architectures; microwave telecommunication links; multidimensional lattice codes; parallel processors;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Multi-Dimensional Signal Processing, IEE Colloquium on
Conference_Location :
London
Type :
conf
Filename :
197806
Link To Document :
بازگشت