DocumentCode :
2814905
Title :
An Extreme Low Power Galois Field Inversion Circuit
Author :
Dinh, Anh ; Teng, Daniel ; Pham, Bi
Author_Institution :
Univ. of Saskatchewan, Saskatoon
fYear :
2007
fDate :
22-26 April 2007
Firstpage :
1653
Lastpage :
1656
Abstract :
This paper describes a low power circuit to implement an inversion of an element in a Galois field. Low voltage, low current AND and XOR gates are designed and used as standard cells. The cells are put together in a parallel structure to increase inversion speed. The power consumption is less than 1% compared to the circuit implemented using conventional digital cells. Operation frequency is used to trade-off for power consumption. Inversion circuit for higher degrees in GF can be implemented with ease using these standard cells.
Keywords :
Galois fields; logic gates; low-power electronics; AND gates; XOR gates; extreme low power Galois field inversion circuit; operation frequency; power consumption; Bismuth; Circuit synthesis; Delay; Energy consumption; Error correction; Frequency; Galois fields; Low voltage; Microelectronics; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2007. CCECE 2007. Canadian Conference on
Conference_Location :
Vancouver, BC
ISSN :
0840-7789
Print_ISBN :
1-4244-1020-7
Electronic_ISBN :
0840-7789
Type :
conf
DOI :
10.1109/CCECE.2007.413
Filename :
4233072
Link To Document :
بازگشت