Title :
Experimental analysis of cache memories for interconnect controllers
Author :
Sheu, Tsang-Ling ; Shieh, Y.-B.
Author_Institution :
IBM Corp., Research Triangle Park, NC, USA
fDate :
30 Sep-3 Oct 1990
Abstract :
The effects of cache memories on the performance of interconnect controllers (ICs) are analyzed using trace-driven simulation. Simulation results show that the controllers which interconnect hosts to LANs have a higher hit ratio than those that interconnect network devices to LANs. The impact of cache sizes, set associativity, and line sizes on cache performance is also investigated. A significant observation is that, although increasing the sizes can result in a higher hit ratio, it can also considerably increase traffic to main memory, thereby degrading overall system performance. A method of determining an optimal line size that produces the best overall system performance is therefore needed. A simple analytical model for determining the optimal line size as a function of cache size is presented
Keywords :
buffer storage; computer interfaces; digital simulation; local area networks; LANs; cache memories; cache performance; cache sizes; hit ratio; hosts; interconnect controllers; line sizes; main memory; network devices; set associativity; system performance; trace-driven simulation; traffic; Analytical models; Cache memory; Communication networks; Communication system control; Communication system traffic control; LAN interconnection; Local area networks; Microcomputers; System performance; Traffic control;
Conference_Titel :
Local Computer Networks, 1990. Proceedings., 15th Conference on
Conference_Location :
Minneapolis, MN
Print_ISBN :
0-8186-2109-5
DOI :
10.1109/LCN.1990.128658