DocumentCode :
2815000
Title :
Triple-Threshold Static Power Minimization Technique in High-Level Synthesis for Designing High-Speed Low-Power SOC Applications Using 90nm MTCMOS Technology
Author :
Chen, Harry I A ; Loo, Edward K W ; Kuo, James B. ; Syrzycki, Marek J.
Author_Institution :
Simon Fraser Univ., Burnaby
fYear :
2007
fDate :
22-26 April 2007
Firstpage :
1671
Lastpage :
1674
Abstract :
This paper reports a novel triple-threshold static power minimization technique in high-level synthesis of highspeed low-power SOC applications. Using 90 nm multi-threshold CMOS (MTCMOS) technology, we evaluate the performance and power dissipation of benchmark circuits synthesized using transistors with different threshold voltages. Using static timing analysis, we determine the timing requirements of cells and place cells with low and standard threshold voltages in the critical paths. Cells with a high threshold voltage are placed in non-critical paths to minimize the static power with no overall timing degradation. From the timing and power analysis, we determine the optimal placement of high, standard and low threshold voltage cells. Applying the new triple-threshold technique to optimize 20 circuits originating from the ISCAS´99 benchmark, we have achieved an average saving of 85.3% in the static power compared to conventional all-LVT circuits, and 39.6% saving compared to the dual-threshold (HVT+LVT) technique.
Keywords :
CMOS integrated circuits; high level synthesis; logic design; low-power electronics; network synthesis; system-on-chip; threshold logic; MTCMOS technology; circuit synthesis; high-level synthesis; high-speed low-power SOC applications; multithreshold CMOS technology; noncritical path; power analysis; power dissipation; size 90 nm; static power minimization; static timing analysis; threshold voltage; timing degradation; timing requirement; transistors; CMOS digital integrated circuits; CMOS technology; Circuit synthesis; High level synthesis; Libraries; Minimization; Power dissipation; Threshold voltage; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2007. CCECE 2007. Canadian Conference on
Conference_Location :
Vancouver, BC
ISSN :
0840-7789
Print_ISBN :
1-4244-1020-7
Electronic_ISBN :
0840-7789
Type :
conf
DOI :
10.1109/CCECE.2007.418
Filename :
4233077
Link To Document :
بازگشت