DocumentCode :
2815048
Title :
A Flow for Self-Reconfigurable Embedded Architectures and Co-Design Environments
Author :
Villalobos, Ricardo ; Khalaf, Arkan ; Groza, Voicu
Author_Institution :
Univ. of Ottawa, Ottawa
fYear :
2007
fDate :
22-26 April 2007
Firstpage :
1683
Lastpage :
1686
Abstract :
This paper discusses the novel idea of testing digital circuits using run-time reconfigurable techniques, in order to minimize circuit area, as well as test generation and application time. The idea revolves around the dynamic partial reconfiguration of circuits under test, in order to inject stuck-at faults at different locations of the circuit, and uncover both detectable and undetectable faults. The paper presents a practical implementation of run-time reconfigurable methodologies using an actual reconfigurable device, the Xilinx Virtex-II, in the development of a test architecture.
Keywords :
circuit testing; digital circuits; network synthesis; reconfigurable architectures; Xilinx Virtex-II; codesign environments; digital circuits; dynamic partial reconfiguration; run-time reconfigurable techniques; self-reconfigurable embedded architectures; test generation; Benchmark testing; Built-in self-test; Circuit faults; Circuit synthesis; Circuit testing; Computer architecture; Fault detection; Hardware; Information technology; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2007. CCECE 2007. Canadian Conference on
Conference_Location :
Vancouver, BC
ISSN :
0840-7789
Print_ISBN :
1-4244-1020-7
Electronic_ISBN :
0840-7789
Type :
conf
DOI :
10.1109/CCECE.2007.421
Filename :
4233080
Link To Document :
بازگشت