DocumentCode :
2816384
Title :
Distributed Shared Memory Architecture for NoC-Based Multi-Processor
Author :
Mei, Nanxiang ; Fu, Yuzhuo ; Liu, Ting
Author_Institution :
Sch. of Microelectron., Shanghai Jiaotong Univ., Shanghai, China
fYear :
2009
fDate :
11-13 Dec. 2009
Firstpage :
1
Lastpage :
4
Abstract :
Network on chip (NoC) implements routers and links onto a single chip. NoC is scalable compared to bus for many-core system. When communication moves from bus to NoC, the single centric memory becomes congested node of network and bottleneck of performance. In this paper, we apply distributed shared memory architecture to a NoC-based multi-processor system. On this hardware platform, we ran a multi-thread application, and observed the improvement of network throughput and overall performance.
Keywords :
distributed shared memory systems; multiprocessing systems; network-on-chip; NoC-based multiprocessor; distributed shared memory architecture; multithread application; network on chip; Bandwidth; Computer architecture; Energy consumption; Geophysical measurement techniques; Ground penetrating radar; Hardware; Libraries; Memory architecture; Network-on-a-chip; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Intelligence and Software Engineering, 2009. CiSE 2009. International Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-4507-3
Electronic_ISBN :
978-1-4244-4507-3
Type :
conf
DOI :
10.1109/CISE.2009.5363310
Filename :
5363310
Link To Document :
بازگشت