Title :
A Unified Statistical Model for Inter-Die and Intra-Die Process Variation
Author :
Doh, Ji-Seong ; Kim, Dae-Wook ; Lee, Sang-Hoon ; Lee, Jong-Bae ; Park, Young-Kwan ; Yoo, Moon-Hyun ; Kong, Jeong-Taek
Author_Institution :
CAE Team, Memory Division, Semiconductor Business, Samsung Electronics co., LTD., San #24 Nongseo-Ri, Giheung-eup, Yongin-City, Gyeonggi-Do, 449-711, Korea (E-mail: js.doh@samsung.com)
Abstract :
An efficient characterization technique with the spatial correlation matrix from electrical device parameters such as threshold voltage and saturation current accounting for inter- and intra-die variations is demonstrated. Then, a unified statistical model based on the correlation matrix is developed and implemented to the SPICE simulator to predict the distribution of circuit performance. In order to verify our model, test chips which consist of transistors and ring oscillators were fabricated using a 130nm CMOS technology. Simulated delay/skew variations of ring oscillators agree well with the measurement of test chips, maintaining a reasonable accuracy of 85 %. Especially, we show that as the distance of the two ring oscillators becomes larger, the timing skew between them becomes bigger. Moreover, the sensitivity analysis for the performance of simple analog and digital circuit, is performed in terms of inter-and intra-die variation.
Keywords :
CMOS technology; Circuit optimization; Circuit simulation; Circuit testing; Delay; Predictive models; Ring oscillators; SPICE; Semiconductor device modeling; Threshold voltage;
Conference_Titel :
Simulation of Semiconductor Processes and Devices, 2005. SISPAD 2005. International Conference on
Print_ISBN :
4-9902762-0-5
DOI :
10.1109/SISPAD.2005.201490