Title :
Performance Analysis of Novel 600V Super-Junction Power LDMOS Transistors with Embedded P-Type Round Pillars
Author :
Permthammasin, K. ; Wachutka, G. ; Schmitt, M. ; Kapels, H.
Author_Institution :
Institute for Physics of Electrotechnology, Munich University of Technology, 80290 Munich, Germany. komet@tep.ei.tum.de
Abstract :
A novel 600V super-junction (SJ) power LDMOS device with two different designs of SJ structures has been proposed. The basic SJ structure consists of a number of p-type round pillars buried in an n-type drift layer down to a p-type substrate. Performance characteristics of the device in terms of the trade-off between on-state resistance and breakdown voltage and the sensitivity of the voltage blocking to charge imbalance in the SJ structure were analyzed by means of 3D numerical simulation. The studies show that designing the SJ structure such that it counteracts the substrate-aided depletion effect leads to a significantly reduced sensitivity of the blocking voltage to charge fluctuation at the expense of a slightly degraded performance trade-off.
Keywords :
Breakdown voltage; Degradation; Doping; MOS devices; Numerical simulation; Performance analysis; Physics; Silicon; Space charge; Voltage fluctuations;
Conference_Titel :
Simulation of Semiconductor Processes and Devices, 2005. SISPAD 2005. International Conference on
Print_ISBN :
4-9902762-0-5
DOI :
10.1109/SISPAD.2005.201502