Title :
Diagnostic test generation for small delay defect diagnosis
Author :
Guo, Ruifeng ; Cheng, Wu-Tung ; Kobayashi, Takeo ; Tsai, Kun-Han
Author_Institution :
Mentor Graphics Corp., Wilsonville, OR, USA
Abstract :
Small delay defect is becoming an important defect mechanism that leads to yield loss and performance hit in high performance VLSI designs. Small delay defects usually cause a small number of failures in production test patterns, and hence provide little evidence for logic fault diagnosis to isolate a defect. In this paper, we present a diagnostic test generation technique that targets creating more tester failures for a small delay defect in order to improve the diagnostic resolution. Experimental results show the effectiveness of the proposed technique.
Keywords :
VLSI; fault diagnosis; integrated circuit reliability; integrated circuit testing; defect mechanism; delay defect diagnosis; diagnostic test generation; high performance VLSI designs; logic fault diagnosis; production test patterns; reliability; Computational modeling; Fault diagnosis; Graphics; Logic testing; Performance loss; Production; Propagation delay; Test pattern generators; Timing; Very large scale integration;
Conference_Titel :
VLSI Design Automation and Test (VLSI-DAT), 2010 International Symposium on
Conference_Location :
Hsin Chu
Print_ISBN :
978-1-4244-5269-9
Electronic_ISBN :
978-1-4244-5271-2
DOI :
10.1109/VDAT.2010.5496730