Title :
Layout optimization on ESD diodes for giga-Hz RF and high-speed I/O circuits
Author :
Yeh, Chih-Ting ; Liang, Yung-Chih ; Ker, Ming-Dou
Author_Institution :
Circuit Design Dept., Inf. & Commun. Res. Labs., Hsinchu, Taiwan
Abstract :
The diode operated in forward-biased condition has been widely used as an effective on-chip ESD protection device at GHz RF and high-speed I/O pads due to the small parasitic loading effect and high ESD robustness in CMOS integrated circuits (ICs). This work presents new ESD protection diodes realized in the octagon, waffle-hollow, and octagon-hollow layout styles to improve the efficiency of ESD current distribution and to reduce the parasitic capacitance. The new ESD protection diodes can achieve smaller parasitic capacitance under the same ESD robustness level as compared to the waffle diode. Therefore, the signal degradation of GHz RF and high-speed transmission can be reduced due to smaller parasitic capacitance from the new proposed diodes.
Keywords :
CMOS integrated circuits; circuit optimisation; diodes; electrostatic discharge; high-speed integrated circuits; integrated circuit layout; radiofrequency integrated circuits; CMOS integrated circuits; ESD diodes; ESD robustness; forward-biased condition; gigaHz RF circuits; high-speed I/O circuits; high-speed transmission; layout optimization; octagon layout; octagon-hollow layout; on-chip ESD protection device; parasitic capacitance; parasitic loading effect; signal degradation; waffle-hollow layout; CMOS integrated circuits; Current distribution; Degradation; Diodes; Electrostatic discharge; Parasitic capacitance; Protection; RF signals; Radio frequency; Robustness;
Conference_Titel :
VLSI Design Automation and Test (VLSI-DAT), 2010 International Symposium on
Conference_Location :
Hsin Chu
Print_ISBN :
978-1-4244-5269-9
Electronic_ISBN :
978-1-4244-5271-2
DOI :
10.1109/VDAT.2010.5496734