Title :
Design and synthesis of bandwidth efficient QPSK modulator for low power VLSI design
Author :
Khanna, Akhil ; Jaiswal, Anju ; Jain, Harsh
Author_Institution :
Dept. of Electron. & Commun. Eng, SRMGPC, Lucknow, India
Abstract :
In recent years digital designs have been highly automated, and the digital modulation provides more information capacity, compatibility, higher data security, better quality communications and quicker system availability with digital services. This paper proposes a QPSK module based on π/4 modulation technique. A simulative investigation on the bandwidth efficiency of the QPSK modulator has been implemented with the proposed technique; and thereby compared with the conventional BPSK modulation scheme. Synthesis and implementation of QPSK modulation technique is described viz. subsystem modules of digital communication. The QPSK modulator unit will be modelled using HDL code and simulation is done using Modelsim 10.d simulator followed by synthesis and FPGA implementation of the design using Xilinx ISE design suite using Spartan-6 FPGA kit.
Keywords :
VLSI; field programmable gate arrays; integrated circuit design; low-power electronics; modulators; quadrature phase shift keying; FPGA implementation; HDL code; Modelsim 10.d simulator; QPSK modulation technique; QPSK modulator; QPSK module; Spartan-6 FPGA kit; Xilinx ISE design suite; bandwidth efficiency; digital communication; digital designs; digital modulation; low power VLSI design; subsystem modules; Bandwidth; Binary phase shift keying; Clocks; Digital modulation; Hardware design languages; Binary-phase-shift keying (BPSK); Field programmable gate array (FPGA); MATLAB; Modelsim; Quadrature-phase-shift-keying (QPSK); Verilog HDL; Xilinx;
Conference_Titel :
Electronics and Communication Systems (ICECS), 2015 2nd International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-7224-1
DOI :
10.1109/ECS.2015.7124781