DocumentCode :
2820812
Title :
A low-area and short-time scan-based embedded delay measurement using signature registers
Author :
Katoh, Kentaroh ; Namba, Kazuteru ; Ito, Hideo
Author_Institution :
Dept. of Inf. & Imaging Syst., Chiba Univ., Chiba, Japan
fYear :
2010
fDate :
26-29 April 2010
Firstpage :
311
Lastpage :
314
Abstract :
This paper presents a low-area and short-time scan design for delay measurement using signature registers. The number of redundant latches is reduced utilizing X bits of test data for the delay measurement. After that, with the optimization of the scan chain routing, the scan chain length is reduced without decrease of the number of the measurable paths. These techniques keep the area overhead in the same order of that of the conventional scan designs for testing. In addition, the techniques further reduce the measurement time. Evaluation shows that the area overhead is 22.1% larger and 24.0% smaller than standard scan design and enhanced scan design respectively, which is in the order of scan designs for test. The measurement time is 90% shorter than that of standard scan design.
Keywords :
boundary scan testing; design for testability; embedded systems; area overhead; redundant latches; scan chain length; scan chain routing; scan designs for test; scan-based embedded delay measurement; short-time scan design; signature registers; test data; Area measurement; Circuits; Clocks; Delay effects; Latches; Length measurement; Measurement techniques; Routing; Testing; Time measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design Automation and Test (VLSI-DAT), 2010 International Symposium on
Conference_Location :
Hsin Chu
Print_ISBN :
978-1-4244-5269-9
Electronic_ISBN :
978-1-4244-5271-2
Type :
conf
DOI :
10.1109/VDAT.2010.5496751
Filename :
5496751
Link To Document :
بازگشت