DocumentCode :
2822005
Title :
A 2.17 mm2 125 mW reconfigurable SVD chip for IEEE 802.11n system
Author :
Yen-Liang Chen ; Ting-Jyun Jheng ; Cheng-Zhou Zhan ; An-Yeu Wu
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2010
fDate :
14-16 Sept. 2010
Firstpage :
534
Lastpage :
537
Abstract :
This paper presents a reconfigurable singular value decomposition (SVD) engine design for the IEEE 802.11n applications. This engine can support all antenna modes in an 802.11n system. The proposed design techniques can reduce decomposing latency, enhance hardware utilization, and increase system throughput. The proposed reconfigurable SVD engine design is implemented and fabricated in UMC 90 nm 1P9M CMOS technology. The maximum operating frequency is measured 101.2 MHz and the corresponding power dissipation is 125 mW. The core size is 2.17 mm2 and the die size occupies 4.93 mm2.
Keywords :
CMOS integrated circuits; singular value decomposition; wireless LAN; IEEE 802.11n system; SVD engine design; UMC 90 nm 1P9M CMOS technology; frequency 101.2 MHz; power 125 mW; reconfigurable SVD chip; singular value decomposition; size 90 nm; Engines; Frequency measurement; IEEE 802.11n Standard; MIMO; Receiving antennas; Wireless LAN;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ESSCIRC, 2010 Proceedings of the
Conference_Location :
Seville
ISSN :
1930-8833
Print_ISBN :
978-1-4244-6662-7
Type :
conf
DOI :
10.1109/ESSCIRC.2010.5619761
Filename :
5619761
Link To Document :
بازگشت