DocumentCode :
2822453
Title :
Parallel architectures for elliptic curve cryptoprocessors over binary extension fields
Author :
Antola, A. ; Bertoni, G. ; Breveglieri, L. ; Maistri, P.
Author_Institution :
Dept. of Electron. & Inf. Technol., Politecnico di Milano, Italy
Volume :
2
fYear :
2003
fDate :
27-30 Dec. 2003
Firstpage :
802
Abstract :
The general trend of the hardware implementation of elliptic curve cryptography is to increase throughput by designing a variety of algorithms for the kP operation, by optimizing the architectures of the finite field basic operations, and by selecting the most appropriate coordinate system. Point addition and doubling leave few possibilities for parallelism when considering a single kP operation. It is however possible to explore the design space of an elliptic curve cryptoprocessor sharing the field operators among the computations of some different kP operations. In this paper, an analysis of various parallelism schemes is carried on. The obtained parallelism schemes are evaluated with respect to time performance, referring to an effective VLSI technology.
Keywords :
VLSI; cryptography; digital arithmetic; microprocessor chips; parallel architectures; binary extension fields; elliptic curve cryptoprocessors; hardware implementation; parallel architectures; point addition; Algorithm design and analysis; Computer architecture; Design optimization; Elliptic curve cryptography; Elliptic curves; Hardware; Parallel architectures; Parallel processing; Space technology; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003 IEEE 46th Midwest Symposium on
ISSN :
1548-3746
Print_ISBN :
0-7803-8294-3
Type :
conf
DOI :
10.1109/MWSCAS.2003.1562408
Filename :
1562408
Link To Document :
بازگشت