DocumentCode :
2822569
Title :
Transaction Level Modeling of NoC based Multi-Processor architecture for Wireless Communication System
Author :
Yoon, Sung-Rok ; Park, Sin-Chong
Author_Institution :
Inf. & Commun. Univ.
fYear :
2006
fDate :
Aug. 31 2006-Sept. 1 2006
Firstpage :
1
Lastpage :
4
Abstract :
NoC based multi-processor architecture is a solution to satisfy the demand for wireless communication system with higher data rate and multiple standards. It requires fast architecture exploration because it has many options on topologies, protocols, processor granularities, and mapping methodologies. In this paper the transaction level modeling of NoC based multi-processor architecture using SystemC is presented. It requires less effort for initial establishment and guarantees fast simulation speed. In experimental result, it requires frac14 times less code-lines to describe more complicated NoC switch and shows 30~70 times faster simulation speed than RTL simulation
Keywords :
multiprocessing systems; network-on-chip; radiocommunication; NoC based multiprocessor architecture; SystemC; mapping methodology; network-on-chip; processor granularity; protocols; topology; transaction level modeling; wireless communication system; Clocks; Communication standards; Communication switching; Delay; Discrete event simulation; Network-on-a-chip; Switches; Timing; Topology; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, 2006. APCC '06. Asia-Pacific Conference on
Conference_Location :
Busan
Print_ISBN :
1-4244-0573-4
Electronic_ISBN :
1-4244-0574-2
Type :
conf
DOI :
10.1109/APCC.2006.255847
Filename :
4023152
Link To Document :
بازگشت