DocumentCode :
2823046
Title :
Multiplexer based high throughput S-box for AES application
Author :
Priya, S. SrideviSathya ; Das, Kirti Gaurav ; SivaMangai, N.M. ; Kumar, P. Karthigai
Author_Institution :
Dept. of Electron. & Commun. Eng., Karunya Univ., Coimbatore, India
fYear :
2015
fDate :
26-27 Feb. 2015
Firstpage :
242
Lastpage :
247
Abstract :
In this paper a multiplexer based S-box architecture with 5 stage pipelining is proposed The proposed AES S-box were implemented on Xilinx device XC5VLX20T Virtex-5 FPGA. The results are compared with modular design architecture. This implementation gives 10.55 ns path delay with the slice area of 52 without pipelining and 1.74 ns path delay with the slice area of 36 by introducing 5 stage pipelining. The results show that the pipelined modified structure reduces the critical path so the through put is increased to 4.5Gbps.
Keywords :
cryptography; field programmable gate arrays; pipeline processing; AES S-box; AES application; Xilinx device XC5VLX20T Virtex-5 FPGA; advanced encryption standard; multiplexer based high throughput S-box; pipelining; Delays; Encryption; Hardware; Multiplexing; Pipeline processing; Standards; Advanced Encryption Standard (AES); composite field arithmetic (CFA); multiplicative inversion;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and Communication Systems (ICECS), 2015 2nd International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-7224-1
Type :
conf
DOI :
10.1109/ECS.2015.7124901
Filename :
7124901
Link To Document :
بازگشت