DocumentCode :
2823771
Title :
Low power SVM module using spurious power suppression technique
Author :
Ravanya, R. ; Ramya, S.
Author_Institution :
VLSI Design, M. Kumarasamy Coll. of Eng., Karur, India
fYear :
2015
fDate :
26-27 Feb. 2015
Firstpage :
429
Lastpage :
433
Abstract :
A biometric system makes a pattern recognition decision in accordance with the biometric features extracted from a human being. This paper presents a text-independent speaker Verification system using support vector machines (SVMs) is to identify the speaker by listening to the voice of the speaker. Thus speaker verification is to determine whether a test utterance is spoken by a target speaker and also causes large power dissipation. In this paper, Spurious Power Suppression Technique (SPST) is utilized to overcome these issues, which uses a detection logic circuit to detect the effective data range of arithmetic units, e.g., adders or multipliers. This SPST is used to reduce the power dissipation when compared to previous method.
Keywords :
adders; biometrics (access control); digital arithmetic; feature extraction; logic circuits; multiplying circuits; speaker recognition; support vector machines; SPST; adders; arithmetic units; biometric feature extraction; biometric system; detection logic circuit; low power SVM module; multipliers; pattern recognition decision; speaker identification; spurious power suppression technique; support vector machines; text-independent speaker verification system; Adders; Hidden Markov models; Kernel; Power dissipation; Speech recognition; Support vector machines; Very large scale integration; Power dissipation; SVM; Speaker Verification; Spurious Power Suppression Technique (SPST);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and Communication Systems (ICECS), 2015 2nd International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-7224-1
Type :
conf
DOI :
10.1109/ECS.2015.7124940
Filename :
7124940
Link To Document :
بازگشت