DocumentCode :
2826175
Title :
A memory built-in self-diagnosis design with syndrome compression
Author :
Huang, Rei-Fu ; Su, Chin-Lung ; Wu, Cheng-Wen ; Chang, Yeong-Jar ; Wu, Wen-Ching
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2004
fDate :
38102
Firstpage :
99
Lastpage :
104
Abstract :
We present a memory built-in self-diagnosis (BISD) design that incorporates a fault syndrome compression scheme. We also have developed efficient faulty-word, faulty-row, and faulty-column identification methods, which have been incorporated in our new BISD design. Our approach reduces the amount of data that need to be transmitted from the chip under test to the automatic test equipment (ATE). It therefore reduces the ATE occupation time and the required ATE capture memory space. It also simplifies the analysis that has to be performed on the ATE. Simulation results for memories under various fault pattern distributions show that in most cases the data can be compressed to less than 6% of its original size.
Keywords :
automatic test equipment; built-in self test; fault simulation; integrated circuit testing; integrated memory circuits; ATE capture memory space; ATE occupation time; BISD design; automatic test equipment; data transmission; fault pattern distributions; fault syndrome compression scheme; faulty-column identification methods; faulty-row identification methods; faulty-word identification methods; memory built-in self-diagnosis; Automatic test equipment; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Fault diagnosis; Monitoring; Optical design; Performance analysis; Test data compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Current and Defect Based Testing, 2004. DBT 2004. Proceedings. 2004 IEEE International Workshop on
Print_ISBN :
0-7803-8950-6
Type :
conf
DOI :
10.1109/DBT.2004.1408968
Filename :
1408968
Link To Document :
بازگشت