DocumentCode :
2827060
Title :
VLSI system compiler for digital signal processing: Extended modularization and placement
Author :
Ito, Kazuhito ; Shimizu, Takashi ; Kunieda, Hiroaki
Author_Institution :
Dept. of Electr. & Electron. Eng., Tokyo Inst. of Technol., Japan
fYear :
1991
fDate :
11-14 Jun 1991
Firstpage :
360
Abstract :
A VLSI system compiler which generates a highly parallel and fast processor array on a VLSI chip for general digital signal processing algorithms is described. It consists of several stages to convert processing algorithms into a suitable one for VLSI implementation. An extended modularization and a placement of general digital signal processing algorithms are proposed as parts of the VLSI system compiler. A novel modularization algorithm is presented which will homogenize operations in DSP (digital signal processing) algorithms of a wider input class than before. A placement algorithm is developed which embeds inner-product processors with the requirement of random interprocessor communications into a rectangular processor array without losing the inherent highly parallel processing nature
Keywords :
VLSI; circuit CAD; circuit layout CAD; computerised signal processing; digital signal processing chips; parallel processing; Extended modularization; VLSI chip; VLSI implementation; VLSI system compiler; digital signal processing; embeds inner-product processors; general digital signal processing algorithms; parallel processing; parallel processor array; placement algorithm; random interprocessor communications; rectangular processor array; Digital signal processing; Digital signal processing chips; Flow graphs; Optimal scheduling; Processor scheduling; Routing; Signal design; Signal processing algorithms; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991., IEEE International Sympoisum on
Print_ISBN :
0-7803-0050-5
Type :
conf
DOI :
10.1109/ISCAS.1991.176348
Filename :
176348
Link To Document :
بازگشت