Title :
Hardware Architectures for Adaptive Background Modelling
Author :
Juvonen, Matti P T ; Coutinho, José Gabriel F ; Luk, Wayne
Author_Institution :
Imperial Coll. London, London
Abstract :
In this paper we present a hardware architecture for adaptive background modelling. Adaptive background models are used in a variety of computer vision applications, ranging from traffic monitoring to biometric identification. We report (a) a design for an adaptive background modelling algorithm; (b) implementation of the algorithm on an FPGA device; and (c) performance evaluation for our hardware architecture. One of our designs, running on a Xilinx XC2V1000 FPGA at 81 MHz, can process VGA quality 640times480 pixel frames at 132 frames per second using 291 slices and a single memory bank.
Keywords :
computer architecture; computer vision; field programmable gate arrays; FPGA device; adaptive background modelling algorithm; computer vision; field programmable gate arrays; hardware architecture; Algorithm design and analysis; Application software; Biometrics; Computer architecture; Computer vision; Computerized monitoring; Field programmable gate arrays; Hardware; Robustness; Traffic control;
Conference_Titel :
Programmable Logic, 2007. SPL '07. 2007 3rd Southern Conference on
Conference_Location :
Mar del Plata
Print_ISBN :
1-4244-0606-4
DOI :
10.1109/SPL.2007.371739