DocumentCode :
2828140
Title :
An effective BIST architecture for sequential fault testing in array multipliers
Author :
Psarakis, Mihalis ; Gizopoulos, Dimitris ; Paschalis, Antonis ; Zorian, Yervant
Author_Institution :
Inst. of Inf. & Telecommun, NCSR Demokritos, Athens, Greece
fYear :
1999
fDate :
1999
Firstpage :
252
Lastpage :
258
Abstract :
Sequential fault testing approaches for array multipliers proposed in the past target only external testing and impose significant hardware overhead due to excessive DFT modifications. In this paper we present, for the first time, a BIST architecture which does not require any DFT modifications in the multiplier structure and provides a fault coverage larger than 99% for a comprehensive sequential fault model (RS-CFM) for any multiplier size. Both robust and non-robust testing are considered. The applicability of the BIST architecture is further justified considering the case of the transistor stuck-open fault model, where a fault coverage larger than 99% is also achieved in any case
Keywords :
VLSI; built-in self test; cellular arrays; fault diagnosis; logic testing; multiplying circuits; sequential circuits; BIST architecture; array multipliers; fault coverage; hardware overhead; nonrobust testing; robust testing; sequential fault model; sequential fault testing; transistor stuck-open fault model; Built-in self-test; CMOS logic circuits; Circuit faults; Circuit testing; Delay; Logic arrays; Logic testing; Robustness; Sequential analysis; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1999. Proceedings. 17th IEEE
Conference_Location :
Dana Point, CA
ISSN :
1093-0167
Print_ISBN :
0-7695-0146-X
Type :
conf
DOI :
10.1109/VTEST.1999.766673
Filename :
766673
Link To Document :
بازگشت