Title :
Error detecting refreshment for embedded DRAMs
Author :
Hellebrand, S. ; Wunderlich, H.-J. ; Ivaniuk, A. ; Klimets, Y. ; Yarmolik, V.N.
Author_Institution :
Div. of Comput. Archit., Stuttgart Univ., Germany
Abstract :
This paper presents a new technique for on-line consistency checking of embedded DRAMs. The basic idea is to use the periodic refresh operation for concurrently computing a test characteristic of the memory contents and compare it to a precomputed reference characteristic. Experiments show that the proposed technique significantly reduces the time between the occurrence of an error and its detection (error detection latency). It also achieves a very high error coverage at low hardware costs. Therefore it perfectly complements standard on-line checking approaches relying on error detecting codes, where the detection of certain types of errors is guaranteed, but only during READ operations accessing the erroneous data
Keywords :
DRAM chips; data compression; error detection; integrated circuit testing; memory architecture; embedded DRAMs; error detecting refreshment; error detection latency; high error coverage; low hardware costs; memory contents; online consistency checking; periodic refresh operation; precomputed reference characteristic; test characteristic; Built-in self-test; Code standards; Computer architecture; Computer errors; Concurrent computing; Delay; Memory architecture; Random access memory; Test pattern generators; Testing;
Conference_Titel :
VLSI Test Symposium, 1999. Proceedings. 17th IEEE
Conference_Location :
Dana Point, CA
Print_ISBN :
0-7695-0146-X
DOI :
10.1109/VTEST.1999.766693