DocumentCode :
2831125
Title :
Simulation-based hardware verification with time-abstract models
Author :
Kamkin, Alexander
Author_Institution :
Inst. for Syst. Program., Moscow, Russia
fYear :
2011
fDate :
9-12 Sept. 2011
Firstpage :
43
Lastpage :
47
Abstract :
Simulation-based verification is a widely-spread approach to ensure functional correctness of hardware designs [1,2]. It is usually done by co-simulating a design under verification with an independently created reference model and checking conformance of their reactions. To reduce verification expenses, abstract models are commonly used (they are simpler, less error-prone and more reusable). Design timing (decomposition of operations into micro-operations and scheduling of those micro-operations) is the main object for abstraction. However, there are several problems in using time-abstract reference models for simulation-based verification. The paper discusses some of the problems and suggests simple, practice-oriented techniques to solve them.
Keywords :
conformance testing; formal verification; conformance checking; hardware design; practice oriented technique; reference model; simulation based hardware verification; time abstract reference model; Adaptation models; Data communication; Data models; Delay; Encyclopedias; Hardware; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (EWDTS), 2011 9th East-West
Conference_Location :
Sevastopol
Print_ISBN :
978-1-4577-1957-8
Type :
conf
DOI :
10.1109/EWDTS.2011.6116412
Filename :
6116412
Link To Document :
بازگشت