DocumentCode :
2832462
Title :
A comparison of decimation filter architectures for sigma-delta A/D converters
Author :
Cheung, Peter Y K ; See, Eric S K
Author_Institution :
Dept. of Electr. Eng., Imperial Coll. of Sci., Technol. & Med., London, UK
fYear :
1991
fDate :
11-14 Jun 1991
Firstpage :
1637
Abstract :
A comparison is made of four alternative decimation filter structures suitable for sigma-delta A/D converters. Tradeoffs are examined between computational complexity coefficient storage, passband ripple, and sharpness of the transition band. Such tradeoffs become important in ASIC designs where the specifications of the A/D converter can vary significantly with the application. Improvements to the simulated annealing algorithm originally proposed by N. Benvenuto et al. (1989) for filter design, was used to determine the filter coefficients for all the proposed structures with considerable improvement in convergence time, are described
Keywords :
analogue-digital conversion; application specific integrated circuits; convergence; delta modulation; digital filters; modulators; simulated annealing; ASIC designs; coefficient storage; computational complexity; convergence time; decimation filter architectures; filter coefficients; passband ripple; sigma-delta A/D converters; simulated annealing algorithm; transition band sharpness; Algorithm design and analysis; Application specific integrated circuits; Band pass filters; Delta-sigma modulation; Finite impulse response filter; Frequency; IIR filters; Noise reduction; Passband; Quantization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991., IEEE International Sympoisum on
Print_ISBN :
0-7803-0050-5
Type :
conf
DOI :
10.1109/ISCAS.1991.176697
Filename :
176697
Link To Document :
بازگشت