DocumentCode :
2832853
Title :
IIR double-sampled switched-capacitor building blocks for high-frequency decimators
Author :
Baschirotto, A.
Author_Institution :
Dipartimento di Electtronica, Pavia Univ.
fYear :
1991
fDate :
11-14 Jun 1991
Firstpage :
1673
Abstract :
The possibility of implementing the double-sampling (DS) technique in IIR first- and second-order switched-capacitor (SC) decimator building blocks is considered. The circuits which result follow the same design procedure of standard IIR decimators, and only a different switched-capacitor implementation results with a re-organized clock phasing. The main advantage is that the time allowed for the op amps to settle can be equal to the output sampling period rather than one half of it. Using the proposed double-sampled decimator allows one to design high-frequency SC filtering systems (anti-aliasing decimator filter and core double-sampled filter) where the speed requirements in each block are similar so as to optimize the overall circuit design
Keywords :
digital filters; network synthesis; switched capacitor filters; transfer functions; IIR double-sampled switched-capacitor building blocks; anti-aliasing decimator filter; core double-sampled filter; design procedure; high-frequency SC filtering systems; high-frequency decimators; output sampling period; re-organized clock phasing; settling time; transfer functions; Capacitors; Circuits; Clocks; Delay; Frequency; IIR filters; Inverters; Sampling methods; Switches; Transfer functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991., IEEE International Sympoisum on
Print_ISBN :
0-7803-0050-5
Type :
conf
DOI :
10.1109/ISCAS.1991.176725
Filename :
176725
Link To Document :
بازگشت