DocumentCode :
2833948
Title :
Analysis and design of regular structures for robust dynamic fault testability
Author :
Bryan, Michael J. ; Devadas, Srinivas ; Keutzer, Kurt
Author_Institution :
MIT, Cambridge, MA, USA
fYear :
1991
fDate :
11-14 Jun 1991
Firstpage :
1968
Abstract :
The authors analyze various regular structures such as adders, arithmetic logic units, comparators, multipliers, and parity generators to determine if they are testable for dynamic faults, or how they can be modified to be testable for dynamic faults while still maintaining good area and performance characteristics. In addition to minimizing the area and delay, another key consideration is to get designs which can be scaled to an arbitrary number of bits while still maintaining complete testability. In each case, the emphasis is on obtaining circuits which are fully path-delay-fault testable. In the process of design modification to produce fully robustly testable structures, the authors derive a number of new composition rules that allow cascading individual modules while maintaining robust testability under dynamic fault models. Where complete robust path-delay-fault testability is not achievable without significant area or speed penalties, methods of obtaining circuits that are fully testable in weaker fault models, such as transistor stuck-open-fault and robust gate-delay-fault, are analyzed
Keywords :
delays; logic design; logic testing; adders; arithmetic logic units; comparators; composition rules; design modification; multipliers; parity generators; path-delay-fault testable; regular structures; robust dynamic fault testability; Adders; Arithmetic; Character generation; Circuit faults; Circuit testing; Delay; Logic testing; Performance analysis; Process design; Robustness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991., IEEE International Sympoisum on
Print_ISBN :
0-7803-0050-5
Type :
conf
DOI :
10.1109/ISCAS.1991.176795
Filename :
176795
Link To Document :
بازگشت