Title :
A new low overhead design for testability of programmable logic arrays
Author :
Liu, B.D. ; Sheu, J.J.
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Abstract :
A new design to reduce the overhead required for fully testable programmable logic arrays (PLAs) is proposed. This design exploits the fact that product lines in a PLA can be rearranged and grouped into few partitions. Then, some extra outputs are added, one per partition, to make the whole PLA testable. Compared with the previous PLA design-for-testability techniques, the algorithm presented is very feasible, and its implementation is straightforward. Furthermore, this algorithm significantly lowers overhead and provides substantially higher fault coverage than some existing schemes
Keywords :
integrated circuit testing; logic arrays; logic design; logic testing; PLA design-for-testability; fault coverage; low overhead design; programmable logic arrays; Automatic testing; Built-in self-test; Circuit testing; Controllability; Degradation; Design automation; Design for testability; Logic design; Logic testing; Programmable logic arrays;
Conference_Titel :
Circuits and Systems, 1991., IEEE International Sympoisum on
Print_ISBN :
0-7803-0050-5
DOI :
10.1109/ISCAS.1991.176796