Title :
A probabilistic timing analysis for synthesis in microprocessor interface design
Author :
Escalante, Marco A. ; Dimopoulos, Nikitas J.
Author_Institution :
Dept. of Electr. & Comput. Eng., Victoria Univ., BC, Canada
Abstract :
Systems are constructed by connecting simpler modules. Interfaces are used to achieve inter-module connectivity. This work addresses the problem of verifying the correctness of the interface timed behavior in advance of its implementation. A technique called timing analysis for synthesis (TAFS) models the interface path delays as random variables and finds the tightest bounds on those variables which satisfy the timing constraints given in the specifications. Such a model allows the designer to perform a reliability analysis in addition to finding bounds on the timing parameters of the interface design
Keywords :
Petri nets; integrated circuit design; integrated circuit reliability; microprocessor chips; modules; probability; system buses; timing; inter-module connectivity; interface design; interface path delays; interface timed behavior; microprocessor interface design; modules; probabilistic timing analysis for synthesis; random variables; reliability analysis; signal transition graph; timing constraints; timing parameters; Circuit synthesis; Delay effects; Joining processes; Microprocessors; Phase detection; Protocols; Random variables; Signal design; Stochastic processes; Timing;
Conference_Titel :
Communications, Computers, and Signal Processing, 1995. Proceedings., IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC
Print_ISBN :
0-7803-2553-2
DOI :
10.1109/PACRIM.1995.519461