DocumentCode :
2834302
Title :
BiCMOS approach for a RISC microprocessor
Author :
Pfaeffel, B. ; Heimsch, W. ; Reisch, M. ; Zehner, B. ; Ziemann, K.
Author_Institution :
Siemens AG, Munich, Germany
fYear :
1991
fDate :
11-14 Jun 1991
Firstpage :
2120
Abstract :
A concept for a BiCMOS implementation of a reduced-instruction-set-computer (RISC) microprocessor CPU is proposed. It is based on a CMOS implementation without architectural changes to maintain software compatibility. The circuit paths are analyzed and the provisions for special functional units such as the cache, data path, and internal memory are derived. A performance gain factor of 2.5 was achieved with a limited number of bipolar current switches, and, in contrast to pure emitter-coupled-logic (ECL) solutions, extensive use of ECL in the 32-bit-wide data path is avoided. The appropriate strategy for BiCMOS logic circuitry is to limit the use of the bipolar current switches (ECL) to time-critical paths and to leave the bulk of the circuitry such as memory cell arrays and less time-critical functions in CMOS
Keywords :
BIMOS integrated circuits; microprocessor chips; reduced instruction set computing; BiCMOS implementation; BiCMOS logic circuitry; CMOS implementation; RISC microprocessor; bipolar current switches; cache; circuit paths; data path; internal memory; performance gain factor; software compatibility; BiCMOS integrated circuits; CMOS logic circuits; Circuit analysis; Logic arrays; Microprocessors; Performance gain; Reduced instruction set computing; Software maintenance; Switches; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991., IEEE International Sympoisum on
Print_ISBN :
0-7803-0050-5
Type :
conf
DOI :
10.1109/ISCAS.1991.176819
Filename :
176819
Link To Document :
بازگشت