DocumentCode :
2834718
Title :
Constructing test sequences for hardware designs with parallel starting operations using implicit FSM models
Author :
Chupilko, Mikhail
Author_Institution :
Inst. for Syst. Programming, Russian Acad. of Sci., Moscow, Russia
fYear :
2010
fDate :
17-20 Sept. 2010
Firstpage :
487
Lastpage :
490
Abstract :
The paper concerns functional testing of hardware models using finite state machines (FSM). Test construction is done by traversing FSM state graph. In this paper we propose a technique for irredundant description of FSM models of parallel-pipeline designs. The technique allows to implicitly specify complex compositional FSM models and to automate construction of test sequences by composing several parallel operations into multi-stimuli.
Keywords :
finite state machines; logic testing; pipeline processing; finite state machines; functional hardware testing; hardware designs; parallel starting operations; parallel-pipeline designs; test sequences; Computational modeling; Engines; Hardware; Microprocessors; Nickel; Programming; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (EWDTS), 2010 East-West
Conference_Location :
St. Petersburg
Print_ISBN :
978-1-4244-9555-9
Type :
conf
DOI :
10.1109/EWDTS.2010.5742071
Filename :
5742071
Link To Document :
بازگشت