DocumentCode :
2834850
Title :
Generating test patterns for sequential circuits using random patterns by PLI functions
Author :
Haghbayan, M.H. ; Yazdanpanah, A. ; Karamati, S. ; Saeedi, R. ; Navabi, Z.
Author_Institution :
Dept. of Electr. & Comput. Eng., CAD Lab., University of Tehran, Tehran, Iran
fYear :
2010
fDate :
17-20 Sept. 2010
Firstpage :
456
Lastpage :
461
Abstract :
In this paper, a method for generating test patterns for sequential circuits while designing the circuits is presented. By the aim of this approach, hardware designers can obtain test patterns for their sequential designs while designing the circuit by an HDL, without any need of software languages and reformatting the design for evaluation and application of test generation methods. PLI (Procedural Language Interface) functions are used for fault injection, fault collapsing, and fault simulation. The main idea of test generation method is selecting appropriate sequence of patterns among random patterns.
Keywords :
automatic test pattern generation; hardware description languages; logic testing; sequential circuits; PLI functions; fault collapsing; fault injection; fault simulation; hardware description languages; procedural language interface; random patterns; sequential circuits; sequential designs; test pattern generation; Algorithm design and analysis; Arrays; Circuit faults; Flip-flops; Hardware design languages; Logic gates; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (EWDTS), 2010 East-West
Conference_Location :
St. Petersburg
Print_ISBN :
978-1-4244-9555-9
Type :
conf
DOI :
10.1109/EWDTS.2010.5742079
Filename :
5742079
Link To Document :
بازگشت