DocumentCode :
2835090
Title :
FPGA implementation of a high-resolution time-to-digital converter
Author :
Aloisio, Alberto ; Branchini, Paolo ; Cicalese, Roberta ; Giordano, Raffaele ; Izzo, Vincenzo ; Loffredo, Salvatore
Author_Institution :
INFN Sezione di Napoli, Naples
Volume :
1
fYear :
2007
fDate :
Oct. 26 2007-Nov. 3 2007
Firstpage :
504
Lastpage :
507
Abstract :
In the past years, precise measurements of time intervals have been realized using methods such as time- stretching, Vernier and delay line. In this paper, we present two high-resolution time-interval measuring system implemented in a SRAM-based FPGA device. The two methods ought to be used for time interpolation within the system clock cycle. In the first method, dedicated carry lines are used to perform fine time measurement, while in the second one a differential tapped delay line is used. In this paper we compare the two architectures and show their performance in terms of stability and resolution.
Keywords :
SRAM chips; delay lines; field programmable gate arrays; time measurement; SRAM-based FPGA device; Vernier delay line; differential tapped delay line; high-resolution time-interval measuring system; high-resolution time-to-digital converter; stability; time interpolation; time-stretching method; Application specific integrated circuits; Clocks; Counting circuits; Delay effects; Delay lines; Field programmable gate arrays; Frequency conversion; Interpolation; Process design; Time measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium Conference Record, 2007. NSS '07. IEEE
Conference_Location :
Honolulu, HI
ISSN :
1095-7863
Print_ISBN :
978-1-4244-0922-8
Electronic_ISBN :
1095-7863
Type :
conf
DOI :
10.1109/NSSMIC.2007.4436379
Filename :
4436379
Link To Document :
بازگشت