DocumentCode :
2835504
Title :
Architecture of queued-free crossbar for on-chip networks
Author :
Abovyan, Sargis ; Petrosyan, Gor ; Harutyunyan, Tigran
fYear :
2010
fDate :
17-20 Sept. 2010
Firstpage :
34
Lastpage :
36
Abstract :
The multiprocessor system-on-chip (MPSoC) uses multiple CPUs along with other hardware subsystems to implement a system. So on-chip communication requirements of many systems are best served through the deployment of a regular chip-wide network. This paper presents the design of a crossbar for network router for such applications. Simulations illustrate how the performance and area of whole router can extremely depend on the performance of crossbar.
Keywords :
computer networks; network-on-chip; chip wide network; multiprocessor system on chip; network router; on chip communication; queued free crossbar; Computer architecture; Ice; Multiprocessing systems; Program processors; Switches; Synchronization; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (EWDTS), 2010 East-West
Conference_Location :
St. Petersburg
Print_ISBN :
978-1-4244-9555-9
Type :
conf
DOI :
10.1109/EWDTS.2010.5742117
Filename :
5742117
Link To Document :
بازگشت